## Comparative Studies of the Growth and Characterization of Germanium Epitaxial Film on Silicon (001) with 0° and 6° Offcut

## KWANG HONG LEE,<sup>1,4</sup> YEW HENG TAN,<sup>2</sup> ADAM JANDL,<sup>3</sup> EUGENE A. FITZGERALD,<sup>1,3</sup> and CHUAN SENG TAN<sup>1,2,5</sup>

1.—Singapore-MIT Alliance for Research and Technology (SMART), 1 CREATE Way, #10-01 CREATE Tower, Singapore, Singapore 138602. 2.—School of Electrical and Electronic Engineering, Nanyang Technological University, 50 Nanyang Avenue, Singapore, Singapore 639798. 3.—Department of Materials Science and Engineering, Massachusetts Institute of Technology, Cambridge, MA 02139, USA. 4.—e-mail: kwanghong@smart.mit.edu. 5.—e-mail: tancs@ntu. edu.sg

The quality of germanium (Ge) epitaxial films grown directly on silicon (Si) (001) with 0° and 6° offcut orientation using a reduced-pressure chemical vapor deposition system is studied and compared. Ge film grown on Si (001) with 6° offcut presents ~65% higher threading dislocation density and higher root-mean-square (RMS) surface roughness (1.92 nm versus 0.98 nm) than Ge film grown on Si (001) with 0° offcut. Plan-view transmission electron microscopy also reveals that threading dislocations are more severe (in terms of contrast and density) for the 6° offcut. In addition, both high-resolution x-ray diffraction and Raman spectroscopy analyses show that the Ge epilayer on 6° offcut wafer presents higher tensile strain. The poorer quality of the Ge film on Si (001) with 6° offcut is a result of an imbalance in Burgers vectors that favors dislocation nucleation over annihilation.

Key words: Germanium, offcut, heteroepitaxy, reduced-pressure chemical vapor deposition

## **INTRODUCTION**

For the past few decades, rigorous scaling methods have been driving silicon (Si) complementary metal– oxide–semiconductor (CMOS) technology to maintain device performance, decrease power consumption, and reduce cost per transistor.<sup>1,2</sup> As the device size approaches the scaling limit, a paradigm shift has occurred in the industry from dimensional scaling alone to materials innovation. One such example is the compound III–V materials, which have unique properties for future high-speed and low-power computation applications.<sup>3–9</sup> Most of the III–V materials show  $20 \times$  to  $70 \times$  higher electron mobility and  $\sim 20 \times$  higher conductivity compared with Si. In addition, the feasibility of bandgap engineering in III–V materials enables fabrication of devices suitable for communications and optoelectronics applications. However, III–V materials are not able to replace Si completely because the substrates are expensive and smaller in size due to brittleness (wafer diameters are typically less than 200 mm). Therefore, III–V materials have to be integrated onto a Si substrate in order to be compatible with mainstream CMOS manufacturing. To realize III–V materials integration on low-cost, mechanically stronger Si substrates, a number of research groups have investigated III–V growth on Si for optoelectronic and microelectronic applications.<sup>10,11</sup>

The main challenges of producing high-quality III–V materials on Si are: (i) the large lattice mismatch between the two materials [in the case of gallium arsenide (GaAs), the mismatch is 4.1%], and (ii) the formation of antiphase domains (APDs) due to the polar compound semiconductor growth on

<sup>(</sup>Received August 31, 2012; accepted February 7, 2013; published online March 26, 2013)