## Investigation of Characteristics of $Al_2O_3/n-ln_xGa_{1-x}As$ (*x* = 0.53, 0.7, and 1) Metal–Oxide–Semiconductor Structures

HAI-DANG TRINH,<sup>1,5</sup> YUEH-CHIN LIN,<sup>1</sup> CHIEN-I KUO,<sup>1</sup> EDWARD YI CHANG,<sup>1,2</sup> HONG-QUAN NGUYEN,<sup>1</sup> YUEN-YEE WONG,<sup>1</sup> CHIH-CHIEH YU,<sup>3</sup> CHI-MING CHEN,<sup>4</sup> CHIA-YUAN CHANG,<sup>4</sup> JYUN-YI WU,<sup>4</sup> HAN-CHIN CHIU,<sup>4</sup> TERRENCE YU,<sup>4</sup> HUI-CHENG CHANG,<sup>4</sup> JOSEPH TSAI,<sup>4</sup> and DAVID HWANG<sup>4</sup>

1.—Department of Materials Science and Engineering, National Chiao Tung University, Hsinchu 30010, Taiwan. 2.—Department of Electronics Engineering, National Chiao Tung University, Hsinchu 30010, Taiwan. 3.—Instrument Technology Research Center, Hsinchu 30010, Taiwan. 4.—Taiwan Semiconductor Manufacturing Company Limited, Hsinchu Science Park, Hsinchu 30010, Taiwan. 5.—e-mail: trinhhaidang@gmail.com

The electrical properties of  $Al_2O_3/n$ -InGaAs metal-oxide-semiconductor capacitors (MOSCAPs) with In content of 0.53, 0.7, and 1 (InAs) have been investigated. Results show small capacitance-voltage (C-V) frequency dispersion in accumulation (1.70% to 1.85% per decade) for these MOSCAPs, mostly being assigned to border traps in  $Al_2O_3$ . With higher In content, shorter minority-carrier response time and smaller C-V hysteresis are observed. The reduction of C-V hysteresis might be related to the reduction of Ga-bearing oxides in  $Al_2O_3$ /InGaAs interfaces as indicated by x-ray photoelectron spectroscopy.

Key words: ALD Al<sub>2</sub>O<sub>3</sub>, surface treatment, InGaAs, InAs, MOSCAPs

## INTRODUCTION

High-k/III-V structures have been extensively studied recently to realize complementary metaloxide-semiconductor (MOS) technologies at the 16-nm node and beyond.<sup>1</sup> However, regardless of long-term efforts by the community, the high-k/III-V interface trap density  $(D_{it})$  still remains a challenge. Passivation of high-k/III-V interfaces is always needed to reduce  $D_{it}$ . Recently, reports have indicated that the quality of high-k/III-V interfaces not only depends on the passivation method but is also influenced by the III-V compounds themselves.<sup>2,3</sup> Study of high-k/n-InGaAs structures with In content from 0 to 0.53 showed a significant reduction of capacitance-voltage (C-V) frequency dispersion at the accumulation region as the In content reaches 0.53.<sup>3</sup> Besides, some recent reports showed that the frequency dispersion in accumulation in high-k/In<sub>0.53</sub>Ga<sub>0.47</sub>As MOS capacitors (MOSCAPs) is closely

related to the traps inside the gate oxide, or so-called border traps.<sup>4–6</sup> Simulations have been done on  $Al_2O_3/In_{0.53}Ga_{0.47}As$  MOSCAPs to study the effect of border traps on the frequency dispersion in the accumulation capacitance.<sup>5,6</sup> In this work, we intend to study the electrical properties of high-k/n-InGaAs structures in which the In content varies from 0.53 to 1. The purpose of the study is to investigate the electrical properties of atomic layer deposition (ALD)  $Al_2O_3/n$ -InGaAs MOSCAP structures related to border traps and interface traps, such as the frequency dispersion and hysteresis.

## **EXPERIMENTAL PROCEDURES**

InGaAs wafers with different In content used in the study were (a) 100 nm In<sub>0.53</sub>Ga<sub>0.47</sub>As, (b) 5 nm In<sub>0.7</sub>Ga<sub>0.3</sub>As/10 nm In<sub>0.53</sub>Ga<sub>0.47</sub>, and (c) 5 nm InAs/ 3 nm In<sub>0.7</sub>Ga<sub>0.3</sub>As/10 nm In<sub>0.53</sub>Ga<sub>0.47</sub>As epilayer stacks grown on *n*<sup>+</sup>-type InP substrates by molecular beam epitaxy and supplied by IQE Inc. The top layer in each structure was a nominal  $2 \times 10^{17}$  cm<sup>-3</sup> Si-doped In(Ga)As material. Wafers

<sup>(</sup>Received December 13, 2012; accepted April 13, 2013; published online May 29, 2013)