• buffer structure optimized vlsi architecture for efficient hierarchical integer pixel motion estimation implementation

    جزئیات بیشتر مقاله
    • تاریخ ارائه: 1392/07/24
    • تاریخ انتشار در تی پی بین: 1392/07/24
    • تعداد بازدید: 1058
    • تعداد پرسش و پاسخ ها: 0
    • شماره تماس دبیرخانه رویداد: -
     integer pixel motion estimation (ime) is one crucial module with high complexity in high-definition video encoder. efficient algorithm and architecture joint design is supposed to tradeoff multiple target parameters including throughput capacity, logic gate, on-chip sram size, memory bandwidth, and rate distortion performance. data organization and on-chip buffer structure are crucial factors for ime architecture design, accounting for multiple target performance tradeoff. in this work, we combine global hierarchical search and local full search to propose hardware efficient ime algorithm, and then propose hardware vlsi architecture with optimized on-chip buffer structure. the major contribution of this work is characterized by: (1) improved hierarchical ime algorithm with presearch and deliberate data organization, (2) multistage on-chip reference pixel buffer structure with high data reuse between integer and fraction pixel motion estimations, (3) highly reused and reconfigurable processing element structure. the optimized data organization and buffer structure achieves nearly 70 % buffer saving with less than average 0.08, 0.12 db the worst case, psnr degradation compared with full search based architecture. at the hardware cost of 336 and 382 k logic gate and 20 kb sram, the proposed architecture achieves the throughput of 384 and 272 cycles per macroblock, at system frequency of 95 and 264 mhz for 1080p and qfhd @30fps format video coding.

سوال خود را در مورد این مقاله مطرح نمایید :

با انتخاب دکمه ثبت پرسش، موافقت خود را با قوانین انتشار محتوا در وبسایت تی پی بین اعلام می کنم
مقالات جدیدترین ژورنال ها